FPGA Implementation of Fast and Area Efficient CORDIC algorithm

M. Chinnathambi  
Department of Electronics and Communication,  
Thiagarajar College of Engineering,  
Madurai, India.  
chinna92@gmail.com

N. Bharanidharan  
Department of Electronics and Communication,  
Thiagarajar College of Engineering,  
Madurai, India.  
bharani2410@gmail.com

S. Rajaram  
Department of Electronics and Communication,  
Thiagarajar College of Engineering,  
Madurai, India.  
rajaram_siva@tce.edu

Abstract—This paper presents the fast and area efficient CORDIC (Coordinate Rotation Digital Computer) algorithm for sine and cosine wave generation. The concepts of pipelining and multiplexer based CORDIC algorithm is used to decrease the critical path delay and reducing the area respectively. A six stage CORDIC is implemented by two schemes followed by four methods, unrolled CORDIC and multiplexer based CORDIC with and without pipelining. The pipelining is included in four stages (excluding first and last stage). An 8-bit CORDIC algorithm for generating sine wave and cosine wave is designed, implemented and compared by all four methods on Xilinx Spartan3E (XC3S250E).

Keywords—CORDIC algorithm, FPGA, Multiplexer, Pipelining, Unrolled CORDIC, Sine/Cosine

I. INTRODUCTION

The FPGA platform is much better choice for CORDIC algorithm implementation since it combines the flexibility of microprocessors as well as the speed and computational power of ASICs. The CORDIC (COordinate Rotation Digital Computer) algorithm uses planar rotation and vectoring to compute elementary trigonometric functions when assigned with proper initial conditions. It is one of the iterative algorithm explored by Jack E. Volder [1] and later clearly refined by Walther [2] and others. CORDIC algorithm is very popular since it uses only shifts and adds to perform number of functions including certain trigonometric, vector rotations, hyperbolic, logarithmic functions. In communication applications it is widely used to implement universal modulator [3], demodulator [4]. CORDIC algorithm is used in various applications that includes calculators, mathematical coprocessor units, clock recovery circuits, waveform generators.

There are two different modes of CORDIC algorithm as rotation and vector mode. In the rotation mode, CORDIC is used for converting a vector from polar form to rectangular form and vector mode makes the reverse operation.

The objective of this paper is to design, analyze and compare how an FPGA based unrolled CORDIC performs when multiplexers are used instead of shifters and adders with and without pipelining[5-8].

The organization of the paper is as follows: Section II gives basics of CORDIC algorithm. The general unrolled CORDIC algorithm is presented in Section III; section IV explains the Multiplexer based CORDIC; section V describes the Unrolled CORDIC with pipelining; section VI presents pipelined Multiplexer based unrolled CORDIC. Section VII presents the results and discussion followed by conclusion in Section VIII.

II. BASICS OF CORDIC ALGORITHM

The CORDIC algorithm is one of the iterative method to perform vector rotations for arbitrary angles using shifts and adds. Planar rotation for any vector A of (Xj, Yj) can be defined in matrix form as:

\[
\begin{bmatrix}
X_f \\
Y_f
\end{bmatrix} =
\begin{bmatrix}
\cos \theta & -\sin \theta \\
\sin \theta & \cos \theta
\end{bmatrix}
\begin{bmatrix}
X_i \\
Y_i
\end{bmatrix}
\]

With a small rearrangement, the stepwise rotation is performed by

\[
\begin{bmatrix}
X_{n+1} \\
Y_{n+1}
\end{bmatrix} =
\begin{bmatrix}
1 & -\tan \theta_n \\
\tan \theta_n & 1
\end{bmatrix}
\begin{bmatrix}
X_n \\
Y_n
\end{bmatrix}
\]

The angle parameter for each step will be,

\[
\theta_n = \arctan \left( \frac{1}{2^n} \right)
\]

Rotation angle \( \theta \) is represented as,

\[
\sum_{n=0}^{\infty} S_n \theta_n = \theta
\]

where \( S_n = \{-1; +1\} \) depends on \( Z_i \). Rewriting the equation for rotation,

\[
\begin{bmatrix}
X_{n+1} \\
Y_{n+1}
\end{bmatrix} =
\begin{bmatrix}
1 & -S_n 2^{-n} \\
S_n 2^{-n} & 1
\end{bmatrix}
\begin{bmatrix}
X_n \\
Y_n
\end{bmatrix}
\]

Cos\( \theta_n \) can be considered as a constant K and computed at the end and for simplicity of hardware, multiplications are replaced with shift operations. Residue Z which gives the angle difference between the expected rotation and the iterative rotations is defined as:

\[
Z_{n+1} = \theta - \sum_{i=0}^{\infty} \theta_i = \theta - \sum_{i=0}^{\infty} \arctan \left( \frac{1}{2^n} \right)
\]
With proper selection of initial values of $X_i$, $Y_i$ and $Z_i$, the required function is performed using (5-7) equations.

In rotation mode, we should make $Z$ to zero. For generating sine and cosine values, the initial values should be $X_i=1$, $Y_i=0$, and $Z_i=0$.

III. GENERAL UNROLLED CORDIC ALGORITHM

The architecture of the six stage unrolled CORDIC is shown in Fig.2. This consists of only shifters, adders and subtractors and if the number of stages increase, accuracy of computation also increase. Depending on the most significant bit of previous angle, addition or subtraction of the angle value takes place in every rotation of the vector. Division is performed by just doing right shift using shift registers which gives the advantage of using less hardware for division. Initially, $X_i=1$ and $Y_i=0$ for sine and cosine wave generation. These initial values are shifted by $i$ bits, where $i$ is the integer $\{0, 1, 2, 3, 4, 5\}$ which makes division of $x$ and $y$ by $1, 2, 4, 8, 16, 32$ for each stage. In this rotation mode, the given vector is iteratively rotated to form new vectors at the intermediate stages to get the desired angle, $Z_i$.

If the initial conditions are $X_i=1$ and $Y_i=0$ then the resulting discrete sine and cosine values will vary from -1 to 1. These fractional values are not realizable in FPGA easily. Hence to make the discrete sine and cosine values to vary from -100 to 100, the initial values are multiplied by 100 i.e., $X_i=100$ and $Y_i=0$.

For representing sine and cosine values in the above range 8 bit CORDIC is used as it can represent -128 to 127. Generally the constant $K$ as in the equation (5) should be multiplied to the final results after end of iteration. But to improve the accuracy, it is multiplied to initial conditions itself. $K=0.611$ for six stages of CORDIC and so initial values are given as $X_i=61(100x0.611)$, $Y_i=0$.

For the generation of sine and cosine values, $Z_i$ should be varied for each clock pulse. The step size is the difference between two $Z_i$ values. For more accuracy, the step size should be less. For the step size of $15^\circ$, $Z_i$ value varies as $0, 15, 30, .. 90$ producing the values of $«DW «DV $ for each clock pulse. By using the quadrature symmetry property of sine and cosine waves, remaining values are computed.

IV. MULTIPLEXER BASED CORDIC STRUCTURE

The concept for reducing the area of the CORDIC structure by using multiplexer is proposed for the ASIC implementation in paper [3]. For the FPGA based implementation this concept is adopted. Multiplexer is used instead of first three stages of general unrolled CORDIC. The output of first stage in original unrolled CORDIC architecture is equal to $X_i$ as $Y_i=0$ and so the output of first stage is given as

$$Y_1= X_1 = 61$$
$$X_1 = X_i = 61$$
$$Z_1= Z_i - 45$$

In the first iteration stage, $Z_1$ is calculated by subtraction since $Z_i$ is always $+$ve as it varies from 0 to 90. If $Z_1$ is positive, then second stage output is represented as

$$Y_2 = Y_1 - \frac{X_1}{2} = \frac{X_i}{2} = 31$$
$$X_2 = X_1 + \frac{Y_1}{2} = \frac{3X_i}{2} = 91$$

If $Z_1$ is negative, then second stage output will be,

$$Y_2 = Y_1 + \frac{X_1}{2} = \frac{3X_i}{2} = 91$$
Fig. 3. Multiplexers to replace second stage of unrolled CORDIC

As the second stage output is fixed, two Multiplexers are used as shown in Fig.3. Similarly the third stage is implemented by using four multiplexers with the following equations. Z2 is computed by using the equation (6) and it is used as the selection line for third stage multiplexers.

For Z1 = +ve, Z2 = +ve
\[ Y_2 = Y_2 + \frac{X_2}{4} = \frac{3X_i}{2} + \frac{X_i}{8} = \frac{13X_i}{8} = 99 \]
\[ X_3 = X_2 - \frac{Y_2}{4} = \frac{X_i}{2} - \frac{3X_i}{8} = \frac{X_i}{8} = 07 \] (12)

For Z1 = -ve, Z2 = +ve
\[ Y_2 = Y_2 + \frac{X_2}{4} = \frac{X_i}{2} + \frac{3X_i}{8} = \frac{7X_i}{8} = 53 \]
\[ X_3 = X_2 - \frac{Y_2}{4} = \frac{3X_i}{2} - \frac{X_i}{8} = \frac{11X_i}{8} = 83 \] (13)

For Z1 = +ve, Z2 = -ve
\[ Y_2 = Y_2 - \frac{X_2}{4} = \frac{3X_i}{2} - \frac{X_i}{8} = \frac{11X_i}{8} = 83 \]
\[ X_3 = X_2 + \frac{Y_2}{4} = \frac{X_i}{2} + \frac{3X_i}{8} = \frac{7X_i}{8} = 53 \] (14)

For Z1 = -ve, Z2 = -ve
\[ Y_2 = Y_2 - \frac{X_2}{4} = \frac{X_i}{2} - \frac{3X_i}{8} = \frac{X_i}{8} = 07 \]
\[ X_3 = X_2 + \frac{Y_2}{4} = \frac{3X_i}{2} + \frac{X_i}{8} = \frac{13X_i}{8} = 99 \] (15)

Multiplexer for three stages reduce the one clock pulse delay for first output than the ordinary unrolled CORDIC. When the adders are replaced with Multiplexers, the area is reduced up to 3rd stage. For the replacement of adders and shifters with Multiplexers, there is exponential increase in the number of Multiplexers i.e., 6, 14, 30 Multiplexers are needed for constructing three, four and five stages respectively.

V. UNROLLED CORDIC WITH PIPELINING

Generally a pipeline is a set of simple data processing elements which are connected in series, so that the first element output is the input of the next element. Pipelining concept is mainly used to decrease the critical path delay and making the system suitable for high speed applications. Hence unrolled CORDIC with pipelining has more maximum frequency of operation than the ordinary one. But there are some disadvantages in using pipelining such as it increases area on FPGA and also there is N-Clock delays for the first output when N pipeline registers are used. After that N clock delays, output will appear one by one for each clock pulse. The position & number pipelined registers are iteratively computed and the optimized result is taken which uses pipeline registers at intermediate four stages(excluding first and last stages) as shown in Fig.5.

VI. PIPELINED MULTIPLEXER BASED CORDIC

Pipelining in CORDIC increases area but improves the speed of operation and increases area while Multiplexer based CORDIC reduces the area utilization and decreases speed of operation. Hence there is trade-off between area and speed of operation in pipelined multiplexer based CORDIC[9]. First three stages are replaced by multiplexers while fourth and fifth stages are pipelined using registers.

Due to pipelining at two stages there is increase in two clock pulse delay for the first output while the usage of multiplexers reduces one clock pulse delay for first output and so there is only one clock pulse delay for the first output than usual.

\[
X_3 = X_1 - \frac{Y_1}{2} = \frac{X_2}{2} = 31 \] (11)
VII. RESULTS AND DISCUSSION

All the four schemes are implemented in Xilinx Spartan3E (XC3S250E). The first output of N stage unrolled 8 bit CORDIC appears only at (N+1)th clock cycle. But after the (N+1) clock cycles, output will appear for each clock cycle.

Table I. Comparison of Four Schemes Based on First Output Appearance

<table>
<thead>
<tr>
<th>Scheme</th>
<th>Clock pulse at which first output appears</th>
</tr>
</thead>
<tbody>
<tr>
<td>General unrolled CORDIC</td>
<td>7</td>
</tr>
<tr>
<td>Multiplexer based CORDIC</td>
<td>6</td>
</tr>
<tr>
<td>Pipelined unrolled CORDIC</td>
<td>11</td>
</tr>
<tr>
<td>Pipelined multiplexer based CORDIC</td>
<td>8</td>
</tr>
</tbody>
</table>

Fig.7. Simulation output of Unrolled CORDIC

In Fig.7, the “clk” is the input signal which decides the frequency of sine and cosine wave generation while “sinout” is the discrete sine values and “cosout” is the discrete cosine values. In unrolled CORDIC, due to six iteration stages output appears at 7th clock pulse. Since first stage is replaced without using any Multiplexers, the clock pulse will appear on sixth clock pulse itself in multiplexer based CORDIC.

Pipelined unrolled CORDIC uses 4 pipeline registers and so first output will appear on 11th clock pulse(7+4=11) while pipelined multiplexer based CORDIC has first output at 10th clock pulse(6+2=11). Comparatively there is more percentage of error in multiplexer based schemes due to quantization effects of initial values.

When implemented in Xilinx FPGA’s, there is more trade-off between critical path delay and area on FPGA as shown in table II.

Table II. Implementation of Four Schemes in Xilinx

<table>
<thead>
<tr>
<th>Scheme</th>
<th>Number of slice Flip Flop</th>
<th>Number of occupied slices</th>
<th>Critical path delay (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>General unrolled CORDIC</td>
<td>134</td>
<td>160</td>
<td>9.0</td>
</tr>
<tr>
<td>Multiplexer based CORDIC</td>
<td>109</td>
<td>131</td>
<td>9.6</td>
</tr>
<tr>
<td>Pipelined unrolled CORDIC</td>
<td>187</td>
<td>166</td>
<td>6.3</td>
</tr>
<tr>
<td>Pipelined multiplexer based CORDIC</td>
<td>125</td>
<td>133</td>
<td>6.1</td>
</tr>
</tbody>
</table>
Thus pipelined unrolled CORDIC provides maximum operating speed as the critical path delay is reduced than the unrolled CORDIC without pipelining with the cost of area. Multiplexer based CORDIC provides more area reduction but comparatively less speed of operation.

![Diagram showing comparison of four schemes based on results obtained by Xilinx implementation](image)

**VIII. CONCLUSION**

In this paper, detailed analysis of four schemes of CORDIC for sine and cosine wave generation is made by comparing the results obtained from Xilinx FPGA implementation. Due to the changes we made in initial values as said in section III, we got only 2.42% error in computing sine and cosine values which vary from -100 to 100. Among the four methods, multiplexer based CORDIC with pipelining is much better as it has good tradeoff between area and critical path delay. From the results, as said in the above sections, the multiplexer based CORDIC reduces both area and speed of operation while pipelining increases both area and speed of operation. Hence based on the particular application, one of the four scheme is selected.

**REFERENCES**


